# Lab 9 – Datapath and Control for the 4-digit, 7-segment Displays

Name: Robert Bara

Section #: 003

Date: 3/26/2020

## **Summary/Abstract (10 points)**

Lab 9 introduces the concept of Datapath's and Controllers by creating a basic Datapath that will appear to light up all four anodes at once, displaying hexadecimal values by using the svn\_seg\_decoder module built in Lab3.

#### **Introduction (10 points)**

The Datapath can be built by using a case statement, following the diagram found in the lab manual, which explains that after instantiating the divider module from Lab 7, it will create a 1kHz cycle for m\_sec. When m\_sec=0, state will hold the position of the current state, however when m\_sec=1, state will go to the next state. Based on the controller, the reset will initialize the anode\_sel and digit\_sec to be 0 again, while looping state to go back to D0 and start the process over. By generating a 1kHz cycle which is equal to 1ms, the code will deliver the input from the switches to the anodes and cathodes through the svn\_seg\_decoder module at such a high speed, that it will appear as if all 4 anodes are on displaying something, but actually it is just 1 on at a time moving at such a high speed that it tricks our eyes. This entire lab in particular is extremely useful to most household objects, or really any logic that needs to display a digital clock or timer, because a similar datapath could be implemented with a counter to either count time up or down and reset when needed.

## Procedure (15 points)

To begin the design, the diagram from the Basys3 manual explains how the frequency can be generated with m sec:



Figure 19. Four digit scanning display controller timing diagram.

The Lab 9 design will have a switching period of 1ms since  $T = \frac{1}{F} = \frac{1}{1000 Hz} = .001 s = 1 ms$  then there will be a refresh period of 4ms. This can be done in Verilog by instantiating the divider module from Lab

7 to generate this in the display\_driver.sv module. To begin the Datapath and Control blocks, I instantiated the svn\_seg\_decoder and anode\_decoder into the Datapath module, display\_driver\_dp.sv, the instantiation can be called from the following block diagram:



[Figure 1a: Display Driver Datapath Block Diagram]

To complete this module, a 4x1 multiplexer needs to built, and an external wire for bcd\_in needs to be defined. Using combinational logic, I created a case statement for the multiplexer since I believed this would be the simplest way to do this.

Moving on the Controller (Finite State Machine), the inputs and outputs are clearly defined in the Block Diagram:



[Figure 1b: Finite State Machine/Controller Block Diagram]

The sequential logic for this is simply an always block setting state to change upon the posedge clock signal. For the combinational logic, this state diagram can be implemented into a case statement, with the priority logic as an if statement (the reset which initializes everything and sets the anode to hold

D0's position and start over):



[Figure 1c: State Diagram for FSM]

# **Results (45 points - see sub-sections)**

The simulation for this lab was fairly simple, after getting no mismatches, the .lxt2 file was put into the timing diagram (shown under simulation results), and clearly shows the corresponding anode and cathode signals matching the truth table from lab 3 that shows hexadecimal values by decoding a 4'b signal into a 7'b signal among the cathodes. Additionally, the m\_sec correctly shows 1ms which is equal to 1kHz as described earlier. Therefore, the simulation was correct, and the hardware implementation proved to be a success.

#### **Design Code (15 points)**

```
tb_display_driver ×
    display_driver_d ×
                       __display_driver_fs ×
                                             display driver.sv ×
1 //
   // lab9 : version 03/24/2020
  // Robert Bara
3
4
    `timescale 1ns / 1ps
   module display_driver_dp(output logic [6:0] cathode, output logic [3:0] anode, input logic [3:0] digit3,
   input logic [3:0] digit2, input logic [3:0] digit1, input logic [3:0] digit0,
8
9
        input logic [1:0] digit_sel, input logic display_on, input logic [1:0] anode_sel);
10
11
       logic [3:0] bcd_in;
12
13
14
       svn_seg_decoder u1(.seg_out(cathode),.bcd_in(bcd_in),.display_on(display_on));
       anode_decoder u2(.anode(anode),.switch_in(anode_sel));
15
16
17
       always_comb begin
           case(digit_sel)
18
19
              2'b00: bcd_in=digit0;
20
              2'b01: bcd_in=digit1;
2'b10: bcd_in=digit2;
21
22
               default: bcd_in=digit3;
23
           endcase
24
        end
25
   endmodule
```

[Figure 2a: display\_driver\_dp.sv Design Code]

```
1
     display driver dix
                       display_driver_fs ×
                                          display driver.sv ×
                                                            tb display driver ×
  1 //
  2 // lab9 : version 03/24/2020
 3 // Robert Bara
    5
    module display_driver_fsm(output logic [1:0] anode_sel, output logic [1:0] digit_sel,
  8
 9
        input logic clk, input logic rst, input logic m_sec);
 10
        // define and enumerate state variables
 11
        enum logic [1:0] {D0, D1, D2, D3} state, next_state;
 12
 13
 14
        // sequential logic
 15
        always_ff @(posedge clk) begin
           state <= next_state;</pre>
 16
 17
        end
 18
        // combinational for state machine
 19
        always_comb begin
 20
 21
    // complete the combinational logic for the state machine
           // defaults
 22
 23
           // main logic
 24
 25
           case(state)
 26
               D0: begin
 27
                  anode_sel=00;
 28
                  digit_sel=00;
 29
                  next_state=D1;
 30
               end
              D1: begin
 31
```

```
32
                     anode_sel=01;
33
                     digit_sel=01;
34
                     next_state=D2;
35
                 end
36
                 D2: begin
37
                     anode_sel=10;
38
                     digit sel=10;
39
                     next_state=D3;
40
                 end
41
                 D3: begin
                    anode_sel=11;
42
43
                     digit_sel=11;
44
                     next_state=D0;
45
                 end
46
             endcase
47
             if(m_sec==1'b0)begin
48
                 next_state=state;
49
50
             // priority logic
51
             if (rst==1'b1)begin
52
                 anode sel=00;
53
                 digit_sel=00;
54
                 next_state=D0;
55
         end // combinational state machine always
56
57
    endmodule
58
59
```

[Figure 2b & 2c: display\_driver\_fsm.sv Design Code Part ]

```
tb_display_driver ×
      display_driver_d<sub>i</sub>×
                                 display_driver_fs ×
                                                             display_driver.sv ×
      // lab9 : version 03/24/2020
     // Robert Bara
      timescale 1ns / 1ps
     module display_driver( output logic [6:0] cathode, output logic [3:0] anode,
          output logic [1:0] anode_sel, output logic m_sec, input logic [3:0] digit3, input logic [3:0] digit2, input logic [3:0] digit1,
          input logic [3:0] digit0, input logic display_on, input logic rst, input logic clk);
12
13
          // insert your code here
          logic [1:0] digit_sel;
15
          display_driver_dp u1(.cathode(cathode), .anode(anode), .anode(sel), .digit_sel(digit_sel), .digit0(digit0), .digit1(digit1), .digit2(digit2), .digit3(digit3), .display_on);
display_driver_fsm u2(.anode_sel(anode_sel), .digit_sel(digit_sel), .m_sec(m_sec), .rst, .clk);
divider #(.BIT_SIZE(17)) u3(.tc(m_sec), .rst, .clk, .ena(1'b1), .init_count(17'd99999));
16
17
19
20
     endmodule
```

[Figure 2d: display\_driver.sv Design Code]

#### **Simulation Results (15 points)**

```
Simulation complete - no mismatches!!!

$finish called at time : 10 ms : File "/home/tuj22026/2613_2020s/lab9/tb_display_driver.sv" Line 105

run: Time (s): cpu = 00:00:00.02 ; elapsed = 00:00:09 . Memory (MB): peak = 1359.289 ; gain = 0.000 ; free physical = 4619 ;

## exit
```

[Figure 3a: Simulation Results]



[Figure 3b: Timing Diagarm]

# Hardware Implementation (10 points)

My design was checked off by Yamin during the lab period of Thursday 3/26/20 at 1:32pm.

# **Conclusion (10 points)**

This lab introduced the idea of Datapaths and Finite State Machines in a way that can we created modules that could be reused for real world applications such as creating a clock or timer. The Datapath was completed by instantiating previous lab modules to build off of each other, as well as use some

combinational logic to create a multiplexer. The Finite State Machine was interpreted from the block diagram and state diagram and using sequential and combinational logic I was able to create and instantiate the Datapath and Controller. My simulation was a success after examining the truth tables and frequency, and my hardware implementation proved to be a success.